You are here:
500Gb/s Throughput SerDes
The Glasswing™ SerDes family is a set of programmable IPs designed and optimized for in-package applications. Glasswing provides high system bandwidth with low power consumption through the use of 5b6w Chord™ signaling and a forwarded clock architecture. Glasswing IP may be deployed in multiple instances to provide efficient extended interfaces.
The GW-500 SerDes is a hard IP solution that delivers 500Gb/s of bi-directional throughput at <1.0pJ/bit and is ideal for both ultra-short reach organic substrate and interposer applications on multi-chip-modules.
The GW-500 achieves low power through coding, efficient circuitry, and simple clocking and equalization schemes.
The GW-500 SerDes is a hard IP solution that delivers 500Gb/s of bi-directional throughput at <1.0pJ/bit and is ideal for both ultra-short reach organic substrate and interposer applications on multi-chip-modules.
The GW-500 achieves low power through coding, efficient circuitry, and simple clocking and equalization schemes.
特色
- Data is 5b6w encoded
- Four groups of five 32-bit Rx and Tx parallel busses
- 125Gb/s over each group of 6 wires; total throughput of 500Gb/s in each direction
- Has a common block with PLL and references
- DC coupled link requiring no data coding or scrambling
- Internal Tx-to-Rx loopback
- Programmable Tx swing; maximum 300mVpp singleended
- CTLE Rx equalization
- Timing delivered via a forwarded clock and a Clock Data Aligner (CDA) circuit
- Programmable Rx CDA coefficients
- EyeScope (non-destructive)
- Rate is variable from 250Gb/s to 500Gb/s through RefClk and PLL control
- Rx bit-slipping control for word alignment
- 1e-15 BER (1e-20 BER with optional FEC)
- PRBS15 and PRBS31 pattern Tx generation and Rx verification, plus a user defined pattern
- DFT: at-speed BIST of analog plus stuck-at scan of slow digital circuitry
- Supports JTAG boundary scan (1149.1) and scan test modes
- Analog test port
- APB (ARM Peripheral Bus) interface for easy programming and integration plus a simpler mode.
- Compatible to the JEDEC JESD247 Multi-wire Multilevel Interface Specification
优势
- 2-4X throughput at >50% energy savings vs conventional SerDes
- No interposer required
- Double-stackable
- High pin-efficiency, low power, and low fixed latency
- 417Gb/s/mm bidirectional data throughput
- Supports up to 6dB channel insertion loss at 12.5GHz
- NRZ-like Inter-Symbol Interference (ISI) performance
- NRZ-like EMI, SSO and balance properties
可交付内容
- Data Sheet and Application notes
- Standard Integration Views: GDSII, SDC, LEF, Verilog, .lib
- Reference Models and Test benches
- Qualification Report
- Package Design and Integration guidelines
- Testability and Manufacturing guidelines
- Evaluation Modules
应用
- Multi-chip modules and short reach interposers:
- Packaging dies with dissimilar foundry processes
- Packaging of smaller dies to increase yield
- High throughput data interfaces:
- Efficient interface to off-board SerDes tiles
- Interconnection of tiled CPUs or DSPs
- Processor or switch to high bandwidth memory
- Efficient interface to optics engines
- Switch-to-switch links
Block Diagram of the 500Gb/s Throughput SerDes

查看 500Gb/s Throughput SerDes 详细介绍:
- 查看 500Gb/s Throughput SerDes 完整数据手册
- 联系 500Gb/s Throughput SerDes 供应商