You are here:
TSMC CLN65GP 65nm Multi Phase DLL - 130MHz-650MHz
The Multi Phase DLL is designed for high-speed interface applications. The DLL generates precise multi-phase clocks directly from the reference clock. It delivers optimal jitter performance over a wide frequency range. The analog delay-line architecture used in our DLL design is internally isolated from supply noise for very low output jitter. The analog delay line also provides duty cyle correction.
查看 TSMC CLN65GP 65nm Multi Phase DLL - 130MHz-650MHz 详细介绍:
- 查看 TSMC CLN65GP 65nm Multi Phase DLL - 130MHz-650MHz 完整数据手册
- 联系 TSMC CLN65GP 65nm Multi Phase DLL - 130MHz-650MHz 供应商
Multi Phase DLL IP
- TSMC CLN7FFLVT 7nm Multi Phase DLL - 1200MHz-6000MHz
- TSMC CLN7FF 7nm Multi Phase DLL - 800MHz-4000MHz
- TSMC CLN28HPC 28nm Multi Phase DLL - 700MHz-3500MHz
- TSMC CLN28HPC 28nm Multi Phase DLL - 350MHz-1750MHz
- TSMC CLN28HPC 28nm Multi Phase DLL - 175MHz-875MHz
- TSMC CLN20SOC 20nm Multi Phase DLL - 700MHz-3500MHz