Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in TSMC 65GP process
TERMINUS CIRCUITS’s USB 3.1 PHY uses 32/16bit Data PIPE interface. It also supports lower power management’s states like P0s, P1, P1-sub-states and P2. USB 3.1 PHY IP is available in TSMC 65nm GP process.
* A limited number of Test Chips manufactured in TSMC 65GP (Single lane and Quad Lanes) are available for Early customers. Contact us for more details.
查看 Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in TSMC 65GP process 详细介绍:
- 查看 Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in TSMC 65GP process 完整数据手册
- 联系 Single Lane and Quad Lane 10Gbps USB3.1 PHY IP in TSMC 65GP process 供应商
USB GEN2 IP
- USB 3.2 Gen2/Gen1 PHY IP in TSMC(5nm, 6nm, 7nm,12nm/16nm, 22nm, 28nm, 40nm, 55nm)
- USB 2.0 OTG High / Full / Low- Speed Dual Role IP Core
- USB 3.0 Gen1 / Gen2 Device Controller IP
- USB 3.1 Gen1 / Gen2 Device Controller IP
- USB 3.1 SuperSpeed+ (Gen2) PC Host Controller (USB-IF Certified)
- USB 3.1 SuperSpeed+ (Gen2) Device Controller (USB-IF Certified)