MIPI C-PHY v1.0 D-PHY v1.2 RX 2 trios/2 Lanes in TSMC (12nm, N5)
You are here:
ROM Compiler IP, UMC 0.13um HS/FSG process
UMC 0.13um Fusion Logic process synchronous Metal-1 ROM memory compiler.
查看 ROM Compiler IP, UMC 0.13um HS/FSG process 详细介绍:
- 查看 ROM Compiler IP, UMC 0.13um HS/FSG process 完整数据手册
- 联系 ROM Compiler IP, UMC 0.13um HS/FSG process 供应商



