MIPI C-PHY v1.2 D-PHY v2.1 TX 3 trios/4 Lanes in TSMC (16nm, N7, N5A)
DDR5/4 PHY for TSMC 16nm
The latest, the DDR5/4 PHY IP for TSMC 16nm, is comprised of architectural improvements to its highly successful predecessor, achieving breakthrough performance, lower power consumption, and smaller overall area. The applicationoptimized DDR PHY IP can achieve speeds up to 4800Mbps. Low-power features include the addition of VDD low-power idle state in the PHY, and power-efficient clocking during low-speed operation for longer battery life and greener operation. Redesigned I/O elements reduce overall area by up to 20%. The PHY IP is developed by experienced teams with industry-leading domain expertise and extensively validated with multiple hardware platforms. It is engineered to quickly and easily integrate into SoCs, and is verified with the Cadence Denali Controller IP for DDR as part of a complete memory subsystem solution. The PHY IP is designed to connect seamlessly and work with a thirdparty DFI-compliant memory controller.
查看 DDR5/4 PHY for TSMC 16nm 详细介绍:
- 查看 DDR5/4 PHY for TSMC 16nm 完整数据手册
- 联系 DDR5/4 PHY for TSMC 16nm 供应商