MIPI D-PHY Universal IP - 4.5Gbps/lane, MIPI D-PHY v2.5 Compliant in TSMC 22ULP
You are here:
Up to 400 Mbps DDR LVDS receiver
130GF_LVDS_01 is a LVDS receiver with data rate up to 400 Mbps (DDR mode). The LVDS receiver converts input LVDS signal to differential CMOS 1.5V standard and transmits it through the OUTP and OUTN outputs. The input signal can be supplied with or without AC decoupling. If the signal is supplied to the receiver input without AC decoupling, then it must have an external VCM. Otherwise, the internal VCM is used. The IP block can be used as a clock receiver with frequency up to 1.2 GHz. The LVDS has a terminating resistor with an adjustable value. The internal reference current can be adjusted to optimize the power consumption of the LVDS receiver.
查看 Up to 400 Mbps DDR LVDS receiver 详细介绍:
- 查看 Up to 400 Mbps DDR LVDS receiver 完整数据手册
- 联系 Up to 400 Mbps DDR LVDS receiver 供应商
LVDS IP
- Bi-Directional LVDS with LVCMOS
- TSMC 3nm (N3E) 1.5V LVDS
- TSMC 3nm (N3E) 1.2V LVDS Tx/Rx with 1.8V BGR
- Display LVDS/MIPI D-PHY/sub-LVDS combo Transmitter 1.0G/2.5G/1.0Gbps 10-Lane
- LVDS IO handling data rate up to 50Mbps with maximum loading 60pF
- Display LVDS single link/dual link Transmitter 1.12Gbps 8-Lane