UMC 28nm HPC process standard synchronous HVT periphery high density single port low power SRAM memory compiler with row redundancy
查看 UMC 28nm HPC process standard synchronous HVT periphery high density single port low power SRAM memory compiler with row redundancy 详细介绍:
- 查看 UMC 28nm HPC process standard synchronous HVT periphery high density single port low power SRAM memory compiler with row redundancy 完整数据手册
- 联系 UMC 28nm HPC process standard synchronous HVT periphery high density single port low power SRAM memory compiler with row redundancy 供应商
Memory Compiler IP
- Ultra High-Speed Cache Memory Compiler
- TSMC CLN12FFC Ternary Content Addressable Memory Compiler
- TSMC CLN5FF Ternary Content Addressable Memory Compiler with Column Redundancy
- TSMC CLN7FF Pre-search and Pipeline Ternary Content Addressable Memory Compiler
- Metal programmable ROM compiler - Memory optimized for low power and high density - Dual Voltage - compiler range up to 1024 k
- Metal programmable ROM compiler - Memory optimized for low power and high density - compiler range up to 1024 k