Inline Memory Encryption (IME) Security Module for DDR/LPDDR
You are here:
Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS
IMEC’s divider-less All-Digital Phase Locked Loop (ADPLL) combines world’s lowest power consumption with state-of-the-art performance and small silicon area. The ADPLL supports industrial requirements for popular 2.4GHz and SubGHz IoT radio standards, such as Bluetooth Low Energy (Bluetooth Smart), IEEE 802.15.4 (ZigBee, Thread) and others.
查看 Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS 详细介绍:
- 查看 Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS 完整数据手册
- 联系 Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS 供应商
PLL IP
- TSMC CLN7FF 7nm Clock Generator PLL - 800MHz-4000MHz
- TSMC GF Intel Samsung Deskew Frequency Synthesizer PLL
- TSMC GF Intel Samsung Fractional-N Frequency Synthesizer PLL
- TSMC GF Intel Samsung Integer-N Frequency Synthesizer PLL
- Jitter Cleaner PLL Digital Loop Filter
- TSMC Intel 32kHz Low-bandwidth Frequency Synthesizer PLL