SPI to AHB-Lite Bridge
The core implements a simple over-SPI protocol to convert SPI transactions into AHB Read or Write instructions. This over-SPI protocol supports only 32-bit wide data accesses, which are translated to AHB-Lite accesses on the AHB-Lite master port. The bridge also monitors the AHB-Lite bus and reports erroneous transfers to the system. Errors captured by the core include Error Responses on the AHB bus, and errors due to slow responses for the accessed AHB-Lite slave.
The SPI2AHB bridge supports single, dual, quad, and octal SPI data lines. The format of the lower level SPI transmission format is compliant to the SPI de facto standard, but fixed to minimize area and power. The core drives the outbound serial data on the rising edge of the serial clock, and samples inbound serial data on the negative edge of the serial clock (CPHA=1) while the resting state of the serial clock is low (CPOL=0). Furthermore, all SPI transactions are assumed to be 32 bits wide.
The SPI2AHB is designed with industry best practices, and its reliability and low risk have been proven through both rigorous verification and customer production. It is available in Verilog RTL source or as a targeted FPGA netlist, and its deliverables include sample synthesis and simulation scripts and comprehensive user documentation.
查看 SPI to AHB-Lite Bridge 详细介绍:
- 查看 SPI to AHB-Lite Bridge 完整数据手册
- 联系 SPI to AHB-Lite Bridge 供应商
Block Diagram of the SPI to AHB-Lite Bridge

SPI IP
- Receives video data from Flir's Lepton IR-sensors, Video over SPI (VoSPI)
- AHB Quad SPI Controller with Execute in Place (70115)
- High Speed SPI AHB IP Core- Serial Peripheral Interface
- AHB Octal SPI Controller with Execute in Place (70114)
- Flash SPI controller master/slave
- SPI Flash Memory Controller