MIPI C-PHY v1.2 D-PHY v2.1 TX 3 trios/4 Lanes in TSMC (16nm, N7, N5A)
SMIC13 High Speed process, 1.2/1.5V High Speed Transceiver Logic IO
The HSTL provides MOS push-pull interface designs and is especially optimized for major memory applications. It is intended to improve operation in situations where busses must be isolated from relatively large stubs. Comparing to the LVTTL solution, HSTL has the advantages of lower voltage swing, lower power dissipation and higher immunity to generated noise because of the differential receiver.
There are two classes of output specifications for HSTL, class I and class II, which are distinguished by drive requirements and application. Class I is basically applied for point-to-point configuration, such as network applications, and Class II is mostly applied for DDR/DDRII SDRAM signaling.
查看 SMIC13 High Speed process, 1.2/1.5V High Speed Transceiver Logic IO 详细介绍:
- 查看 SMIC13 High Speed process, 1.2/1.5V High Speed Transceiver Logic IO 完整数据手册
- 联系 SMIC13 High Speed process, 1.2/1.5V High Speed Transceiver Logic IO 供应商
High Speed IP
- USB 2.0 OTG High / Full / Low- Speed Dual Role IP Core
- 12bit 5Gsps silicon proven High performance Current Steering DAC IP Core
- 14-bit, 4.32Gsps Ultra high speed Wideband, Time-Interleaved Pipeline ADC IP
- 400G/800G High Speed Ethernet Controller MAC/PCS/FEC
- 10G to 400G High Speed Channelized Ethernet Controller MAC/PCS/FEC
- 1G to 200G High Speed Channelized Ethernet Controller MAC/PCS/FEC