PCIe 3.0 PHY IP with 8GT/s optimized for low power consumption (Silicon Proven in TSMC 28HPC+)
additional PLL control, reference clock control, and embedded power gating control. Also, since aforementioned low power mode setting is configurable, the PHY is widely applicable for various scenarios under different consideration of power consumption.
T2M offers best in class highly configurable PCIe 3.0 PHY, targeted for both enterprise and client application, complaint to PCie 3.0 specification and ECN 1.0a. The PHY IP is designed to support a wide range of applications and can provides maximum throughput through its eight lanes
configuration. The customer has a choice to customize it for lower data rates (Gen2) or lower number of lanes. It also supports L1 sub states L1.1 and L1.2 which enables its seamless integration in power constraint applications, while keeping low in the silicon area.
T2M offers an option of complete integrated PCIe 3.0 hard IP including controller as a complete system solution.
查看 PCIe 3.0 PHY IP with 8GT/s optimized for low power consumption (Silicon Proven in TSMC 28HPC+) 详细介绍:
- 查看 PCIe 3.0 PHY IP with 8GT/s optimized for low power consumption (Silicon Proven in TSMC 28HPC+) 完整数据手册
- 联系 PCIe 3.0 PHY IP with 8GT/s optimized for low power consumption (Silicon Proven in TSMC 28HPC+) 供应商
Block Diagram of the PCIe 3.0 PHY IP with 8GT/s optimized for low power consumption (Silicon Proven in TSMC 28HPC+)
pcie3.0ip IP
- 8G PHY IP for PCIe 3.0 (Silicon Proven in UMC 28HPC+)
- PCI Express 3.0 PHY IP Core (Silicon Proven in UMC 40LP)
- PCIe 3.0 SerDes PHY IP (Silicon Proven in UMC 55SP)
- PCIe 3.0 PHY IP (Silicon Proven in SMIC 14SF+/ SF++)
- PCIe 2.0 PHY IP with 5GT/s (Silicon Proven in TSMC 28HPC+)
- PCIe 4.0 SerDes PHY IP (Silicon Proven in UMC 28HPC)