You are here:
PCI Express PHY IP, PCIe Gen-1, 1 Lanes, UMC 0.13um HS/FSG process
PCI-Express PHY with PIPE interface, 1 lane PCI-E PHY with Low Power feature, UMC 0.13um HS/FSG Logic process.
查看 PCI Express PHY IP, PCIe Gen-1, 1 Lanes, UMC 0.13um HS/FSG process 详细介绍:
- 查看 PCI Express PHY IP, PCIe Gen-1, 1 Lanes, UMC 0.13um HS/FSG process 完整数据手册
- 联系 PCI Express PHY IP, PCIe Gen-1, 1 Lanes, UMC 0.13um HS/FSG process 供应商
PCIe PHY IP
- PCIe 6.0 PHY in TSMC (N6, N5, N4P, N3P, N3E)
- PCIe 6.0 PHY in Samsung (SF5A, SF4X, SF2)
- PCIe 7.0 PHY IP supporting the latest features of the evolving PCIe 7.0 specification to enable 128 GT/s and up to x16 lane configurations
- PCIe 7.0 PHY in TSMC (N5, N3P)
- PCIe 5.0 Serdes PHY IP, Silicon Proven in TSMC 12FFC
- PCIe 4.0 PHY in TSMC (28nm, 16nm, 12nm, N7, N3P)