You are here:  
	
		
	
	
	
	
				
	
	
	
	
	
	
	
	
	
		
	
		
		
			
		
		 
		
		
		
MIPS System Controller
特色
- Designed for ASIC and PLD implementations.
 - Fully static design with edge triggered flip-flops.
 - Supports MIPS microprocessors.
 - Fully integrated single chip design provide complete system level functions for all external data access.
 - Replaces multiple discrete devices on the system.
 - Flexible design adaptive to different system requirements.
 - Two different clock domains for CPU and PCI bus interface.
 - Supports concurrent data transfer between CPU, System memory, DMA and PCI bus.
 - System control register distributed in each functional blocks.
 - On-chip connection to user-defined logic blocks.
 - PCI spec 2.2 compliant.
 - Supports industrial standard SDRAMs.
 
查看 MIPS System Controller 详细介绍:
- 查看 MIPS System Controller 完整数据手册
 - 联系 MIPS System Controller 供应商
 
MIPS System Controller IP
- I2C/SMBus Master/Slave Controller w/FIFO (AXI/AHB/APB)
 - I2C Master Controller w/FIFO (APB Bus)
 - I2C Master / Slave Controller w/FIFO (AHB & AHB-Lite Bus)
 - I2C Master / Slave Controller w/FIFO (APB Bus)
 - I2C Slave Controller w/FIFO (APB or AHB or AHB-Lite or AXI-Lite Bus)
 - I2C Master / Slave Controller w/FIFO (AXI & AXI-Lite Bus)
 



