Original Lossless codec IP core - Full HD 30fps@126MHz (1Sample/clk)
You are here:
MIPI D-PHY RX 2/4L
The MIPI D-PHY RX 2/4 Lanes macro implements the physical layer of universal lanes for the MIPI D-PHY interface, stacked in a two/four data lanes and one clock lane configuration. The MIPI D-PHY RX 2/4L is used for slave applications. The lane modules are unidirectional with HS-RX and LP-RX functions. The MIPI D-PHY RX 2/4L is targeted for the digital data transmission between a camera and host processor interfaces in mobile applications, supporting a maximum effective bit rate of 1.5 Gbps (per lane). The MIPI D-PHY RX 2/4L builds a highly reliable unidirectional high-speed differential interface for serial data reception with an additional reduced throughput low-power data reception mode in the same differential pair-reducing line count. This minimizes the cable wires and EMI shielding requirements.
查看 MIPI D-PHY RX 2/4L 详细介绍:
- 查看 MIPI D-PHY RX 2/4L 完整数据手册
- 联系 MIPI D-PHY RX 2/4L 供应商
MIPI RX2/4 IP
- MIPI C-PHY v1.0 D-PHY v1.2 TX 3 trios/4 Lanes in TSMC (16nm, 12nm, N7, N6, N5, N3P)
- MIPI C-PHY v1.2 D-PHY v2.1 TX 3 trios/4 Lanes in TSMC (16nm, 12nm, N7, N6, N5, N3E)
- MIPI C-PHY v2.0 D-PHY v2.1 RX 3 trios/4 Lanes in TSMC (N5, N3)
- MIPI M-PHY G4 Designed For TSMC 28nm HPC+
- UFS 4.0 Host Controller compatible with M-PHY 5.0 and UniPro 2.0
- UFS 3.0 Host Controller with AES Encryption compatible with M-PHY 4.0 and UniPro 1.8