Secure-IC's Securyzr™ High-performance AES-GCM accelerator - optional SCA protection
You are here:
LVDS Receiver IP, 8MHz - 135MHz, UMC 0.13um SP/FSG process
2.5V LVDS Receiver 8~135MHz, UMC 90nm SP process.
查看 LVDS Receiver IP, 8MHz - 135MHz, UMC 0.13um SP/FSG process 详细介绍:
- 查看 LVDS Receiver IP, 8MHz - 135MHz, UMC 0.13um SP/FSG process 完整数据手册
- 联系 LVDS Receiver IP, 8MHz - 135MHz, UMC 0.13um SP/FSG process 供应商
LVDS IP
- TSMC GF LVDS Tx/Rx with optional CMOS I/O
- TSMC FPD-Link / OpenLDI / LVDS forwarded clock SERDES Link
- TSMC 3nm (N3E) 1.5V LVDS
- TSMC 3nm (N3E) 1.2V LVDS Tx/Rx with 1.8V BGR
- Display LVDS/MIPI D-PHY/sub-LVDS combo Transmitter 1.0G/2.5G/1.0Gbps 10-Lane
- LVDS IO handling data rate up to 50Mbps with maximum loading 60pF