Compute Express Link (CXL) 2.0 Controller with AMBA AXI interface
You are here:
JTAG to AXI Master
The LogiCORE™ JTAG to AXI Master IP core is a customizable core that can generate the AXI transactions and drive the AXI signals internal to FPGA in the system. This supports AXI4 interfaces and Lite protocol and can be selected using a parameter. The width of AXI data bus is customizable. This IP can drive AXI4-Lite or AXI4 Memory mapped Slave through an AXI4 interconnect. This can also be connected to interconnect as master. Run time interaction with this core requires the use of the Vivado® logic analyzer feature.
查看 JTAG to AXI Master 详细介绍:
- 查看 JTAG to AXI Master 完整数据手册
- 联系 JTAG to AXI Master 供应商
Interface and Interconnect IP
- AXI- Interconnect : Advanced Extensible Interface Bus IP
- Universal Chiplet Interconnect Express (UCIe) Controller
- Serial Peripheral Interconnect Master & Slave Interface Controller
- UCIe/BoW BlueLynx™ Dual Mode PHY and subsystem IP for chiplet interconnect
- Physical Layer Interface Core
- PCIe 5.0 Serdes PHY IP, Silicon Proven in TSMC 12FFC