You are here:
IGAPLLV09A, TSMC CLN12FFC/CLN16FFC General purpose PLL
IGAPLLV09 PLL-based clock generating IP integrates a voltage-controlled oscillator, a phase frequency detector, a charge pump, a loop filter, and three frequency dividers. The PLL optimizes the phase jitter performance with the benefits of limited current consumption and robust VCO architecture. The clock generator circuit incorporates de-skew, bypass and power-down modes, and has separated analog and digital power and grounds for ease of design.
The PLL incorporates several frequency dividers to generate various output frequencies for different applications. The power down mode is available to shut down the power of the PLL circuit. The bypass mode provides to bypass the output clock of PLL to the external reference clock.
The PLL incorporates several frequency dividers to generate various output frequencies for different applications. The power down mode is available to shut down the power of the PLL circuit. The bypass mode provides to bypass the output clock of PLL to the external reference clock.
查看 IGAPLLV09A, TSMC CLN12FFC/CLN16FFC General purpose PLL 详细介绍:
- 查看 IGAPLLV09A, TSMC CLN12FFC/CLN16FFC General purpose PLL 完整数据手册
- 联系 IGAPLLV09A, TSMC CLN12FFC/CLN16FFC General purpose PLL 供应商
PLL IP
- TSMC CLN7FF 7nm Clock Generator PLL - 800MHz-4000MHz
- TSMC GF Intel Samsung Deskew Frequency Synthesizer PLL
- TSMC GF Intel Samsung Fractional-N Frequency Synthesizer PLL
- TSMC GF Intel Samsung Integer-N Frequency Synthesizer PLL
- Jitter Cleaner PLL Digital Loop Filter
- TSMC Intel 32kHz Low-bandwidth Frequency Synthesizer PLL