DPA- and FIA-resistant Ultra Low Power FortiCrypt AES IP core
IGAPLLT08A, TSMC CLN28HPC & CLN28HPC+ General Purpose PLL
It is designed to provide a stable and accurate reference clock for digital circuitries. Broadly, this PLL circuit optimizes the phase jitter performance with the limited current consumption and the robust VCO architecture.
The PLL incorporates several frequency dividers to generate various output frequencies for different application.
The feedback clock input pin can support the clock de-skew feature.
A power down mode is available to shut down the power of the PLL circuit.
A bypass mode is also provided to bypass the output clock of PLL to the external reference clock.
查看 IGAPLLT08A, TSMC CLN28HPC & CLN28HPC+ General Purpose PLL 详细介绍:
- 查看 IGAPLLT08A, TSMC CLN28HPC & CLN28HPC+ General Purpose PLL 完整数据手册
- 联系 IGAPLLT08A, TSMC CLN28HPC & CLN28HPC+ General Purpose PLL 供应商