You are here:
High Speed Single Port SRAM Compiler - UMC 55 nm L55SP
ARM offers an array of silicon proven SRAM, Register File and ROM memory compilers for all types of SoC designs ranging from performance critical to cost sensitive and low power applications. As part of the ARM Processor / Graphics Optimized packages, ARM Fast Cache Instances deliver tuned performance, power and area when building ARM Processors, Graphics and System IP.
特色
- Multiple architectures with flexibility to tradeoff density/performance
- Multiple Power management modes with power gating and multi-voltage operation
- Comprehensive redundancy scheme
- Flexible margining features
- Optional integrated pipeline
- Soft error repair
- Advanced test features
- Pseudo scan
优势
- Minimize die area and reduce die cost
- Flexible power management allows packaging cost reduction, competitive product with higher battery life
- Enables yield optimization
- Allow yield/performance tradeoff
- Allow high throughput
- Enables yield optimization
- Enhance product quality and minimize field returns
- Cuts down test time drastically by orders of magnitude reducing overall product test cost significantly
- Improved product quality lowers field failure
可交付内容
- Front End (FE) and Back End (FB) views with full suite of design views and models that support most of the industry's popular design tools can be downloaded from the ARM DesignStart web site at: http://www.arm.com/support/designstart.php
查看 High Speed Single Port SRAM Compiler - UMC 55 nm L55SP 详细介绍:
- 查看 High Speed Single Port SRAM Compiler - UMC 55 nm L55SP 完整数据手册
- 联系 High Speed Single Port SRAM Compiler - UMC 55 nm L55SP 供应商
Embedded Memory IP
- The SST SuperFlash® IP is an embedded CMOS Flash memory IP with sector/chip Erase and byte Program capability.
- General purpose microprocessor incorporating a high performance L1 cache controller and virtual memory management support for high performance embedded system applications
- MCU with integrated 64-bit SRAM controller, Memory Protection Unit and real-time, low latency execution unit, optimized for low cost, low power microcontroller and embedded applications
- UFS IP for high-performance, low-power interface targeting embedded or removable non-volatile mass storage memory devices
- 32-bit OTP anti-fuse memory IP with embedded redundancy mechanism and margin check
- UMC 0.45um Logic process standard gate array asynchronous embedded array high density two port (1R1W) SRAM memory compiler.