You are here:
High performance three-issue, out-of-order RISC-V vector application processor
The SiFive Performance™ P500 application processor features a thirteen-stage, triple-issue, out-of-order pipeline compatible with the RISC-V RV64GBC ISA. The Performance P500 scales up to four-core complex configurations while delivering 30% higher performance in less than half the area of a comparable Arm® Cortex®-A75.
查看 High performance three-issue, out-of-order RISC-V vector application processor 详细介绍:
- 查看 High performance three-issue, out-of-order RISC-V vector application processor 完整数据手册
- 联系 High performance three-issue, out-of-order RISC-V vector application processor 供应商
Block Diagram of the High performance three-issue, out-of-order RISC-V vector application processor

CPU IP
- High Bandwidth Out-of-Order RISC-V CPU IP Core
- All in one solution for AI in RISC-V
- 2D (vector graphics) GPU IP Further advanced architecture for minimized CPU load and increased pixel performance in vector processing
- 2D (vector graphics) & 3D GPU IP A GPU IP combining 3D and 2D rendering features with high performance, low power consumption, and minimum CPU load
- High Bandwidth In-Order RISC-V CPU IP Core
- RISC-V Processor - RV12 - 32/64 bit, Single Core CPU