ARM offers an array of silicon proven SRAM, Register File and ROM memory compilers for all types of SoC designs ranging from performance critical to cost sensitive and low power applications. As part of the ARM Processor / Graphics Optimized packages, ARM Fast Cache Instances deliver tuned performance, power and area when building ARM Processors, Graphics and System IP.
特色
- Multiple architectures with flexibility to tradeoff density/performance
- Multiple Power management modes with power gating and multi-voltage operation
- Comprehensive redundancy scheme
- Flexible margining features
- Optional integrated pipeline
- Soft error repair
- Advanced test features
- Pseudo scan
优势
- Minimize die area and reduce die cost
- Flexible power management allows packaging cost reduction, competitive product with higher battery life
- Enables yield optimization
- Allow yield/performance tradeoff
- Allow high throughput
- Enables yield optimization
- Enhance product quality and minimize field returns
- Cuts down test time drastically by orders of magnitude reducing overall product test cost significantly
- Improved product quality lowers field failure
可交付内容
- Front End (FE) and Back End (FB) views with full suite of design views and models that support most of the industry's popular design tools can be downloaded from the ARM DesignStart web site at: http://www.arm.com/support/designstart.php