The S5 Series offers 64-bit RISC-V performance with 32-bit power and area
eDP1.4 Transmitter PHY
Innosilicon eDP TX IP contains the digital logic and the physical layer. The digital logic receives video and auxiliary data from the controller and outputs these data to physical layer with further process.
The physical layer contains the main link, the AUX channel, PLL, and bias circuit. The main link contains 4 high speed data channels to transmit video and other stream data. Each data channel consists of serializer and driver. The serializer converts the parallel input data to 1-bit high speed serial stream and the driver converts the digital serial data to low swing differential signals with typical AC-coupled connection. The data rate is up to 5.4Gbps per channel.
The AUX channel employs half-duplex, bidirectional link to transmit and receive auxiliary information, such as EDID information and link status, between a transmitter and a receiver device. PLL generates the clocks required by data channels and the digital logic. The bias circuit generates voltage and current reference.
Innosilicon eDP TX IP offers reliable implementation for embedded DisplayPort interface, which can be integrated in the SOC used in multimedia device.
查看 eDP1.4 Transmitter PHY 详细介绍:
- 查看 eDP1.4 Transmitter PHY 完整数据手册
- 联系 eDP1.4 Transmitter PHY 供应商