You are here:
Differential Clock Receiver to CML - TSMC CLN6FF
Analog Bits’ Differential Clock Receiver to CML macro is a receiver including on-chip termination, and addresses a large portfolio of applications requiring CML signal levels on-chip. The Receiver is designed for digital logic processes and use robust design techniques to work in noisy SoC environments, ranging from high speed communication to low power consumer applications.
The Receiver macro is implemented in Analog Bits’ proprietary architecture that uses core and 1.2V IO devices operated at core voltage. In order to minimize noise coupling and maximize ease of use, the Receiver incorporates proprietary ESD structures, which is proven in several generations of processes.
The Receiver macro is implemented in Analog Bits’ proprietary architecture that uses core and 1.2V IO devices operated at core voltage. In order to minimize noise coupling and maximize ease of use, the Receiver incorporates proprietary ESD structures, which is proven in several generations of processes.
查看 Differential Clock Receiver to CML - TSMC CLN6FF 详细介绍:
- 查看 Differential Clock Receiver to CML - TSMC CLN6FF 完整数据手册
- 联系 Differential Clock Receiver to CML - TSMC CLN6FF 供应商