MIPI C-PHY v1.2 D-PHY v2.1 TX 3 trios/4 Lanes in TSMC (16nm, N7, N5A)
DDR-I/II/III CONTROLLER IP CORE
The controller core has the following modules:
Control and Timing Engine
DRAM Initialization Engine
Command Generation Engine
Address Generation and Bank Management
Refresh Generation Engine
Multiport Weighted Round-robin Arbiter
Write Path and Read Capture Logic
Calibration Logic
PHY Logic for DDR I/O
The AL_DDR12_CTRL Core is designed for performance with low latencies and maximum bandwidth allocation for up to 16 requestors. The AL_DDR12_CTRL Core is highly configurable allowing the user with several options such as: DRAM width, DRAM instance count, DRAM speed grade, DRAM CAS latencies, number of user ports for DRAM access. The Controller Core flexible user interfaces such as: Command/Data FIFO or AMBA-AHB or Altera Avalon Slave interfaces for easy SoC integration.
查看 DDR-I/II/III CONTROLLER IP CORE 详细介绍:
- 查看 DDR-I/II/III CONTROLLER IP CORE 完整数据手册
- 联系 DDR-I/II/III CONTROLLER IP CORE 供应商