MIPI C-PHY v1.0 D-PHY v1.2 RX 3 trios/4 Lanes in TSMC (16nm, 12nm, N7, N6, N5)
Compact, Secure and Performance Efficiency 32-bit RISC-V Core
查看 Compact, Secure and Performance Efficiency 32-bit RISC-V Core 详细介绍:
- 查看 Compact, Secure and Performance Efficiency 32-bit RISC-V Core 完整数据手册
- 联系 Compact, Secure and Performance Efficiency 32-bit RISC-V Core 供应商
Block Diagram of the Compact, Secure and Performance Efficiency 32-bit RISC-V Core

RISC-V; superscalar;dual-issue;8-stage pipeline;microprocessor;DSP IP
- 32-bit 8-stage superscalar processor that supports RISC-V specification, including GCNP (DSP)
- 32-bit 8-stage superscalar processor that supports RISC-V specification, including GCNP and Linux
- 64-bit 8-stage superscalar processor that supports RISC-V specification, including GCNP and Linux
- 8-stage superscalar processor that supports ISO 26262 ASIL (Automotive Safety Integrity Level) -D level functional safety for automotive applications
- 64-bit RISC-V Multicore Processor with 1024-bit Vector Extension
- 32 bit RISC-V Multicore Processor with 256-bit VLEN and AMM