MIPI C-PHY v1.2 D-PHY v2.1 TX 3 trios/4 Lanes in TSMC (16nm, N7, N5A)
AMBA AHB Bus to SDRAM Controller
特色
- SDRAM controller interfaces directly with AHB Bus and user interface.
- Built-in arbitration between two access ports.
- Second access port allows memory sharing with user logic devices.
- Dual write buffer for simultaneous write posting and SDRAM access.
- Dedicated read buffer with data width matching.
- Early burst termination and CPU master busy on the AHB bus are supported.
- Supports AHB bus data width of 8, 16 and 32 bits.
- Zero wait state burst data transfer on both AHB interface and SDRAM.
- Operates on both discrete SDRAM chips and PC100/133 SDRAM DIMM.
- Supports industrial standard SDRAM from 64Mbit to 256Mbit device sizes.
- Pipeline access allows continuous data transfer without wasted cycle.
- Fast page access on row address matching.
- Independent row address matching for each of the 4 SDRAM banks.
- Programmable memory size: 4, 8, 16 and 32 bits per SDRAM.
- Programmable SDRAM access timing parameters.
- Automatic refresh generation with programmable refresh intervals.
- Optimized for ASIC and PLD implementations, including Excalibur PLD.
查看 AMBA AHB Bus to SDRAM Controller 详细介绍:
- 查看 AMBA AHB Bus to SDRAM Controller 完整数据手册
- 联系 AMBA AHB Bus to SDRAM Controller 供应商