AHB Performance Subsystem - ARM M0
Additionally, the subsystem includes two DMA controllers for easily moving data from user peripherals to internal SRAM.
Most of the supported CPUs are powerful enough to handle applications such as spectral analysis, FFT, and data manipulation, thus making the subsystem a good choice for IoT devices where computation has to be done at the edge.
The AHB Performance Subsystem includes a standard set of peripherals and cores that supports RTOS and software kernels. Included is a QSPI, serial flash controller for boot loading program images or operating as an Execute in Place (XIP) engine using non-volatile external flash memory with low power.
The AHB Performance Subsystem is soft IP that can be used in all the popular semiconductor technology nodes.
查看 AHB Performance Subsystem - ARM M0 详细介绍:
- 查看 AHB Performance Subsystem - ARM M0 完整数据手册
- 联系 AHB Performance Subsystem - ARM M0 供应商
Block Diagram of the AHB Performance Subsystem - ARM M0
Performance IP
- 12bit 5Gsps silicon proven High performance Current Steering DAC IP Core
- High Performance NVMe for PCIe-based storage
- 12-bit, 8 GSPS High Performance Swift™ DAC in 16nm CMOS
- Modern, high performance Audio DSP, optimized for far-field noise reduction and Artificial Intelligence speech recognition
- High Performance Scalable Sensor Hub DSP Architecture
- High Performance DDR5/4/3 Memory Controller