MIPI C-PHY v1.2 D-PHY v2.1 TX 3 trios/4 Lanes in TSMC (16nm, N7, N5A)
5 MHz 14-bit 1-cahnnel 300 kSPS cascade delta-sigma ADC
- two delta-sigma modulators second order, coupled in series
- clock generator
- bias current source
- CLA-, DWA-, BiDWA-correction of capacitors mismatch
- digital filter
ADC is designed for TSMC CMOS 65 nm technology using 6 levels of metal wiring.
查看 5 MHz 14-bit 1-cahnnel 300 kSPS cascade delta-sigma ADC 详细介绍:
- 查看 5 MHz 14-bit 1-cahnnel 300 kSPS cascade delta-sigma ADC 完整数据手册
- 联系 5 MHz 14-bit 1-cahnnel 300 kSPS cascade delta-sigma ADC 供应商