You are here:
10Gbit/s Ethernet MAC
The 10G Ethernet MAC (XGMAC) for FPGAs is an ultra-low latency, low gate count 10Gbit IP that simplifies the FPGA integration of ultra-fast 10Gbit/s Ethernet.
XGMAC is an all- RTL design to achieve the lowest possible latency, and is fully compliant with the IEEE802.3 specification. The FIFO application interface can be configured for either Xilinx or Altera.
XGMAC is easily integrated into high end FPGAs such as Virtex 6, 7 series (Xilinx) & Stratix, Arria (Altera).
The smooth integration of the XGMAC into your product is supported by reference designs, concise code documentation, and access to expert engineers.
XGMAC is an all- RTL design to achieve the lowest possible latency, and is fully compliant with the IEEE802.3 specification. The FIFO application interface can be configured for either Xilinx or Altera.
XGMAC is easily integrated into high end FPGAs such as Virtex 6, 7 series (Xilinx) & Stratix, Arria (Altera).
The smooth integration of the XGMAC into your product is supported by reference designs, concise code documentation, and access to expert engineers.
查看 10Gbit/s Ethernet MAC 详细介绍:
- 查看 10Gbit/s Ethernet MAC 完整数据手册
- 联系 10Gbit/s Ethernet MAC 供应商
Block Diagram of the 10Gbit/s Ethernet MAC
Ethernet IP
- 10G-100G MACsec Security Module for Ethernet
- 224G Ethernet PHY in TSMC (N3E)
- 112G Ethernet PHY in TSMC (N7, N5, N3P)
- 1-56/112G Multi-protocol Serdes (Interlaken, JESD204, CPRI, Ethernet, OIF/CEI)
- PCIe Gen 6 SERDES IP - supports up to 112G LR ethernet with low power and latency
- Ethernet Switch / Router IP Core - Efficient and Massively Customizable